…
AArch64 MP+dmb.sy+ctrl-addr-rfi-ctrl-[fr-rf]
"DMB.SYdWW Rfe DpCtrldR DpAddrdW Rfi DpCtrldR FrLeave RfBack Fre"
Cycle=Rfi DpCtrldR FrLeave RfBack Fre DMB.SYdWW Rfe DpCtrldR DpAddrdW
Relax=
Safe=Rfi Rfe Fre DMB.SYdWW DpAddrdW DpCtrldR [FrLeave,RfBack]
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr Rf
Orig=DMB.SYdWW Rfe DpCtrldR DpAddrdW Rfi DpCtrldR FrLeave RfBack Fre
{
0:X1=x; 0:X3=y;
1:X1=y; 1:X3=z; 1:X6=a; 1:X9=x;
2:X1=x;
}
P0 | P1 | P2 ;
MOV W0,#2 | LDR W0,[X1] | MOV W0,#1 ;
STR W0,[X1] | CBNZ W0,LC00 | STR W0,[X1] ;
DMB SY | LC00: | ;
MOV W2,#1 | LDR W2,[X3] | ;
STR W2,[X3] | EOR W4,W2,W2 | ;
| MOV W5,#1 | ;
| STR W5,[X6,W4,SXTW] | ;
| LDR W7,[X6] | ;
| CBNZ W7,LC01 | ;
| LC01: | ;
| LDR W8,[X9] | ;
| LDR W10,[X9] | ;
Observed
y=1; x=2; a=1; 1:X8=2; 1:X7=1; 1:X10=0; 1:X0=1;
and y=1; x=1; a=1; 1:X8=2; 1:X7=1; 1:X10=0; 1:X0=1;
and y=1; x=1; a=1; 1:X8=1; 1:X7=1; 1:X10=0; 1:X0=1;
and y=1; x=2; a=1; 1:X8=2; 1:X7=1; 1:X10=1; 1:X0=0;
and y=1; x=2; a=1; 1:X8=2; 1:X7=1; 1:X10=0; 1:X0=0;
and y=1; x=1; a=1; 1:X8=2; 1:X7=1; 1:X10=0; 1:X0=0;
and y=1; x=2; a=1; 1:X8=1; 1:X7=1; 1:X10=0; 1:X0=0;
and y=1; x=1; a=1; 1:X8=1; 1:X7=1; 1:X10=0; 1:X0=0;